try to understand asciidoc tables authored by Patrick Schmitt's avatar Patrick Schmitt
...@@ -144,12 +144,17 @@ Table 1 shows the possible settings and its relation to the delay set by the FPG ...@@ -144,12 +144,17 @@ Table 1 shows the possible settings and its relation to the delay set by the FPG
.Table 1: Timing relations regarding the supported ETS sample rates .Table 1: Timing relations regarding the supported ETS sample rates
[cols="4*", options="header"] [cols="4*", options="header"]
|====================== |======================
| 3+|*ETS FPGA-time settings* ^|*ETS FPGA-time settings*
|Virtual Sample Rate |Acquisition Rounds |Time Distance Sample-Sample [ns] |Time Distance Sample-Sample [FPGA Clock Cycles]
|5MSa/s |Item 2 |Item 3 |Item 4 ^| Virtual Sample Rate
|5MSa/s |Item 2 |Item 3 |Item 4 ^| Acquisition Rounds
|5MSa/s |Item 2 |Item 3 |Item 4 ^| Time Distance Sample-Sample [ns]
|5MSa/s |Item 2 |Item 3 |Item 4 ^| Time Distance Sample-Sample [FPGA Clock Cycles]
|5MSa/s
|5MSa/s
|5MSa/s
|5MSa/s
|====================== |======================
... ...
......